

ISSN 2321-8665 Volume.06, Issue.01, January-June, 2018, Pages:0056-0062

# **Single Phase Shunt Active Power Filter with Step Size Error Cancellation** And Control Capacitor Voltage

POLISETTY ANUSHA<sup>1</sup>, M. RAMANJANEYULU<sup>2</sup>

<sup>1</sup>PG Scholar, VRS & YRN College of Engineering and Technology, Chirala, AP, India. <sup>2</sup>Assistant Professor, VRS & YRN College of Engineering and Technology, Chirala, AP, India.

Abstract: Problems caused by power quality have great adverse economical impact on the utilities and customers. Current harmonics are one of the most common power quality problems and are usually resolved by the use of shunt passive or active filters. In this paper, a new control design using artificial neural networks is proposed to make the conventional shunt active filter adaptive. The proposed adaptive shunt active filter can compensate for harmonic currents, power factor and nonlinear load unbalance. A selfcharging technique is also proposed to regulate the dc capacitor voltage at the desired level with the use of a PI controller. Previous works of selfcharging algorithms were focused only for steady-state operation by using either proportional-integral (PI) or fuzzy logic control (FLC). The design concept of the adaptive shunt active filter is verified through simulation studies and the results obtained are discussed.

Keywords: Power Quality, Adaptive Neural Networks, Shunt Active Filter, Self Charging.

## **I. INTRODUCTION**

Power quality is defined as wide variety of electromagnetic phenomena that characterises the voltage and current at a given time and at a given location in the power system [1]. Possible power problems manifested in voltage, current or frequency deviations, that cause failure or misoperation of customer equipment, are considered as power quality problems [2]. Power quality problems are categorised as transients, voltage variations, harmonics, inter-harmonics, flicker, voltage imbalance and frequency deviation [2, 3]. Harmonics are the main power quality problems in power system which can be mitigated by using active power filter (APF). Harmonics can be categorised into voltage and current harmonics. Current harmonics are caused by nonlinear load operations produced by power electronic devices and applications injected into the supply network through point of common coupling [4]. The major drawbacks of current harmonics are capacitor blowing, equipment overheating, motor vibration and excessive neutral currents [5]. To mitigate the current harmonics, shunt active power filter (SAPF) is used rather than series APF which mitigates voltage harmonics. In SAPF, opposite direction of harmonic current is injected to the power system to ensure sinusoidal shape at the fundamental frequency of the source current.

Established topology for single-phase SAPF is by using full-bridge inverter where it consists of four switching devices and a capacitor named as DC-link capacitor. The main function of DC-link capacitor is to act as a constant DC storage for the inverter to produce the injection current (mitigation current) to the source current. The conventional method to control the DC-link capacitor voltage is by using direct change between instantaneous voltage and desired DClink voltage. However, by using this method, the DC-link capacitor voltage is not accurately controlled and regulated, and as a result, unclean voltage is produced [6]. This major disadvantage contributes to numerous effects such as capacitor blowing and high total harmonic distortion (THD) due to unstable injection current [6]. In recent years, selfcharging algorithm has received special attention from the researchers due to its advantages as compared with the conventional algorithm of DC-link capacitor voltage control [15-20]. Among its advantages are it gives high accuracy DC voltage and produces clean regulated voltage with almost no noise, spikes and ripples.

The self-charging algorithm uses energy conversion law to control the charging and discharging of the DC-link capacitor as compared with the conventional algorithm which only assumes the difference between desired voltage and next charge voltage of the DC-link capacitor as the main parameter for controlling the capacitor voltage. Proportionalintegral (PI) [5-9] and fuzzy logic control (FLC) [2] are among the existing control techniques to control the voltage error produced from the self-charging algorithm. Selfcharging with PI algorithm is popular as it is considered simple; however, it has some drawbacks, such as

- Fluctuation and imbalance of the DC-link voltage [7].
- Large overshoot and slow response [9].
- Existing of ripples, noise and spikes in the regulated DClink voltage [1, 2].
- Unsatisfactory performance under parameter variations, nonlinearity and load disturbances; it only works in steady-state operation [3, 4].

PI is also hard to be tuned and designed especially by involving SAPF, because it needs to have precise mathematical model to obtain the gains for proportional kp and integral ki. As an alternative, with high growth of artificial intelligent techniques, FLC as one of them has much better performance, such as much faster, accurate and very stable, and it works well with complex system [1–5]. FLC technique does not require specific and precise mathematical models for designing and tuning, and it works well using imprecise inputs, effectively handles non-linearity system and, is more robust and simpler than the PI technique [1–3]. It is also self-acting mechanism and works according to a set of simple and readable linguistic (if–then) rules [4, 5].



Fig1. Single-phase SAPF a Circuit diagram b Control strategies.

Even though FLC technique is much better than PI technique, both of them have same major drawbacks where their operations did not consider parameter variables, nonlinearity and load disturbances; the previous works only considered the steady state operation and no further analysis have been done with dynamic operation [1–2]. Dynamic operation always happens in the power system, and specifically for DC-link capacitor, it may blow when over voltage happens, and possible misoperation of injection current occurs when under voltage happens. Whenever there is a change in the load, the voltage across the DC-link capacitor also undergoes a corresponding change [1]. Specifically for the self-charging algorithm, the existing approach is using PI or FLC to control the voltage error directly, thus leads to possible disturbance towards learning response of the algorithm. By controlling the voltage error, which is a direct control approach (main control signal), there is no such flexibility where either the voltage error changes or not, it still has to be processed and controlled.



Fig2. Modified W-H ADALINE algorithm.

Therefore, this paper presents a work on improving selfcharging algorithm which should be able to increase performance by controlling the DC-link capacitor in steady state and dynamic operations. By introducing additional feature known as the step size error cancellation into the selfcharging algorithm, it should be able to handle steady state and dynamic operations. The proposed self-charging algorithm is evaluated and compared with both existing selfcharging with PI and FLC algorithms. To further explain about this work, Section 2 in this paper covers the proposed single-phase SAPF. Section 3 covers the harmonics extraction used in the SAPF and followed by discussion on self-charging algorithm with PI and FLC, and further improvements made to it in Section 4. Simulation work and hardware implementation including the results are discussed in Sections 5 and 6, respectively. Finally, Section 7 concludes findings from this work.

## **II. SINGLE-PHASE SAPF**

Fig1 shows the overall SAPF which contains full bridge inverter, DC-link capacitor and controller. The source of harmonics is from rectifier-based circuit which produces one of the highest harmonics in electrical system [6-8]. It is connected with two types of non-linear loads: inductive and capacitive. The SAPF's control strategies consist of harmonics extraction algorithm, DC-link capacitor voltage control algorithm, synchroniser, current control algorithm and switching algorithm. In this paper, the highlighted algorithm is the DC-link capacitor voltage control algorithm. For harmonics extraction, modified Widrow-Hoff (W-H) ADALINE algorithm is used [5]; meanwhile, for current control algorithm, PI technique is used [4]. A synchroniser is used to produce reference sinusoidal signal, and meanwhile, pulse-width modulation technique is used for switching algorithm. As mentioned in the introduction, DC-link capacitor voltage control is one of the main control strategies

#### Single Phase Shunt Active Power Filter with Step Size Error Cancellation And Control Capacitor Voltage

in SAPF. A good DC-link capacitor voltage must be over than two-third of the grid voltage in order to make sure that a proper injection current will be generated. Minimum capacitance value of the capacitor can be



Fig3. Self-charging technique using a PI algorithm b FLC algorithm.





determined as below

$$C \ge \frac{\max \left| \int_0^t I_{\text{inj}}(t) \right|}{\Delta V_{C \max}} \tag{1}$$

where  $I_{inj}$  represents the injection current and  $\Delta V_{Cmax}$  represents the maximum ripple voltage of the DC-link capacitor.

## **III. HARMONICS EXTRACTION**

Harmonics extraction using ADALINE algorithm performs by using the principle of sine and cosine components (periodic signal) based on the concept of estimating harmonic components that exist in the electrical system. Fundamental component and harmonic components are represented by the non-linear load current IL for each sample k and sample period ts in digital operation with assigned fundamental frequency  $\omega$ [2–5]. The non-linear load current can be represented as below

$$I_{\rm L}(k) = \sum_{n=1,2...}^{N} \left[ W_{an} \sin(nk\omega t_{\rm s}) - W_{bn} \cos(nk\omega t_{\rm s}) \right]$$
(2)

where  $W_{an}$  and  $W_{bn}$  are amplitudes of the sine and cosine components of the load current, n is the order of the harmonic

to N maximum order. Equation (2) can be arranged to vector form as follows

$$\overline{I_{\rm L}}(k) = \overline{W}^{\rm T} \overline{X}(k) \tag{3}$$

where the weight matrix is  $W^T = w_{11}, w_{21}, \ldots, w_{an}, w_{bn}$  and X represents the sine and cosine vector as

$$\overline{X} = \begin{bmatrix} \sin(k\omega t_{\rm s}) \\ \cos(k\omega t_{\rm s}) \\ \vdots \\ \sin(nk\omega t_{\rm s}) \\ \cos(nk\omega t_{\rm s}) \end{bmatrix}$$

The algorithm is used to train equivalent value of  $I_L(k)$ . The main feature of this extraction algorithm is the weights updating technique where the W–H method is used [2–5]. Injection current Iinj is used to compensate harmonic distortion, which is direct opposite polarity to harmonic current IH, as shown in Fig2.

| able 1 | Rule-base | for self-charging | with FLC algorithm [20] |
|--------|-----------|-------------------|-------------------------|
|--------|-----------|-------------------|-------------------------|

| CE/E | NS | ZE | PS | РМ | PB |
|------|----|----|----|----|----|
| NS   | NS | NS | ZE | PS | PM |
| ZE   | NS | ZE | PS | PM | PB |
| PS   | ZE | PS | PM | PB | PB |

One of the improvements made in modified W–H ADALINE is it uses only the first order of harmonic components rather than n number of harmonic components as in normal W–H ADALINE. By using this algorithm, it has overcome problem of the conventional W–H ADALINE algorithm where number of weights n must be updated which requires longer response time [35]. It needs only to update the two weights of the fundamental component, making it is independent of number of harmonic orders. This improvement is based on the mathematical relationship of the elements being orthogonal to each other. With this modification, the iteration speed is greatly enhanced, resulting in faster estimation. However, updating only the two weights results in a large average square error e, and thus learning rate must be added as in (4) [5]

$$\overline{W}(k+1) = \overline{W}(k) + \frac{\alpha e(k)Y(k)}{\overline{Y}^{\mathrm{T}}(k)\overline{Y}(k)}$$
(4)

where

$$\overline{W} = \begin{bmatrix} w_{11} \\ w_{21} \end{bmatrix}, \quad \overline{Y} = \begin{bmatrix} \sin(k\omega t_s) \\ \cos(k\omega t_s) \end{bmatrix}$$

and  $\alpha$  is learning rate. Suitable learning rate is important as it will help the algorithm to optimally produce the accurate fundamental of harmonic current. The harmonic current IH(k) can be produced from load current deduction (from load current's fundamental sine part) as in (5) [3]

$$I_{\rm H}(k) = I_{\rm L}(k) - W\sin\left(k\omega t_{\rm s}\right) \tag{5}$$

#### POLISETTY ANUSHA, M. RAMANJANEYULU

## IV. DC-LINK CAPACITOR VOLTAGE CONTROL A. Self-charging with PI and FLC algorithms

An additional real power has to be drawn to regulate the DC-link capacitor voltage from the supply side or the grid to charge the capacitor. During the charging process, voltage of the DC-link capacitor always changes from the desired voltage which contributes to difference in energy stored in the DC-link capacitor itself. Therefore, the difference in energy stored  $\Delta E$  in the DC-link capacitor is represented as below

$$\Delta E = \frac{C}{2} \left[ \left( V_{\rm dc2} \right)^2 - \left( V_{\rm dc1} \right)^2 \right]$$
 (6)

where C is the capacitance value of the DC-link capacitor, Vdc1 is the desired voltage of the DC-link capacitor and Vdc2 is the instantaneous voltage of the DC-link capacitor. On the other hand, the charging energy delivered by single-phase AC system Eac for the capacitor is

$$E_{\rm ac} = Pt_{\rm c}$$

$$E_{\rm ac} = V_{\rm ms}I_{\rm dc.ms}\cos\theta t_{\rm c}$$
(7)



Fig5. Self-charging with step size error cancellation a Block diagram b Conceptual operation.

Table 2 Rule-base for self-charging with step size error cancellation

| <i>e</i> ∖ <i>e</i> ( <i>k</i> −1) | NS                         | ZE                         | PS                         | PM                         | PB                   |
|------------------------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------|
| NB<br>NS<br>ZE<br>PS<br>PB         | ZE<br>PS<br>PB<br>PB<br>PB | NS<br>ZE<br>PS<br>PB<br>PB | NB<br>NS<br>ZE<br>PS<br>PB | NB<br>NB<br>NS<br>ZE<br>PS | NB<br>NB<br>NS<br>ZE |

where P is the additional real power required, tc is the charging time of the capacitor, Vrms is the rms value of the supply voltage, Idc,rms is the rms value of the charging capacitor current Idc and  $\theta$  is the difference of phase angle between supply voltage and charging capacitor current. However, tc can be defined as T/2 since the charging process only takes half of a cycle for the capacitor, where T is the period of the supply frequency, which is 50Hz.



Fig6. Membership functions for the change of voltage error, previous voltage error and step size error

Vrms and Idc,rms can be expressed in peak values as below

$$\therefore E_{ac} = \frac{V}{\sqrt{2}} \frac{I_{dc}}{\sqrt{2}} \frac{T}{2}$$

$$E_{ac} = \frac{VI_{dc}T}{4}$$
(8)

By neglecting the switching losses in the inverter and according to the energy conservation law, the following equation holds:

$$\Delta E = E_{ac}$$

$$\frac{C}{2} \left[ (V_{dc2})^2 - (V_{dc1})^2 \right] = \frac{VI_{dc}T}{4}$$

$$\therefore I_{dc} = \frac{2C \left[ (V_{dc2})^2 - (V_{dc1})^2 \right]}{VT}$$
(9)

#### Table 3 Parameters and components for SAPF

| Туре                                                          | Value                           |  |
|---------------------------------------------------------------|---------------------------------|--|
| voltage source, ac<br>DC-link capacitor<br>injection inductor | 230 V<br>4700 μF, 400 V<br>5 mH |  |
| sampling frequency                                            | 1 mH<br>25 kHz                  |  |

Table 4 Parameters and setting values for each self-charging algorithm

| Parameter                       | Self-charging<br>with Pl<br>algorithm | Self-charging<br>with FLC<br>algorithm | Self-charging<br>with step size<br>error cancellation |
|---------------------------------|---------------------------------------|----------------------------------------|-------------------------------------------------------|
| <b>К</b> р                      | 21                                    |                                        |                                                       |
| K <sub>i</sub>                  | 7                                     |                                        |                                                       |
| number of<br>membership         |                                       | 3                                      | 3                                                     |
| functions<br>number of<br>rules |                                       | 15                                     | 25                                                    |

Voltage error e is defined as

$$e = (V_{\rm dc2})^2 - (V_{\rm dc1})^2$$
(10)

The voltage error e in the self-charging algorithm gives the highest effect towards determination of DC-link capacitor charging current Idc. The DC-link capacitor voltage algorithm is desired to control the recharge rate by regulating the Idc (refer to Fig. 1b). As mentioned in the introduction, PI was

#### Single Phase Shunt Active Power Filter with Step Size Error Cancellation And Control Capacitor Voltage

widely utilised in DC-link capacitor voltage control. Fig3a shows block diagram of self-charging with PI algorithm. The minimum values of parameters for PI technique can determined as below [11]

$$k_{\rm p} \ge 2C\xi\omega \tag{11}$$

$$k_{\rm i} \ge C\omega \tag{12}$$

where ki represents integral gain, kp represents proportional gain, C represents the capacitance value of the DC-link capacitor, j represents damping factor which is usually 0.707 and  $\omega$  represents the angular frequency.

The self-charging with FLC algorithm is shown in Fig. 3b. FLC is divided into four categories, which include fuzzification, fuzzy inference, rule-base and defuzzification. During fuzzification, the numerical input variables are converted into linguistic variables based on the membership functions. Various fuzzy levels could be used for input and output variables. The self-charging with FLC algorithm uses error E and change in error CE as inputs with sample time k, as shown in (13) and (14); while the output of FLC algorithm is the fuzzyfied voltage error ef.

$$E(k) = (V_{dc2})^2 - (V_{dc1})^2$$
(13)

$$CE(k) = e_{\rm f}(k) \tag{14}$$

After E and CE are obtained, these inputs are converted into linguistic variables and then the fuzzy output is generated by looking up in a rule-base table. The FLC algorithm is based on master rule of 'If X and Y, Then Z'. To determine the output of the fuzzy logic, the fuzzy inference is used. The method for inference is Mamdani [38]. Usually, weights are added to the rules to improve reasoning accuracy and to reduce undesirable consequent. The fuzzy output is converted back to numerical variable from linguistic variable during defuzzification. The most common method used for this defuzzification is the centroid of area since it has good averaging properties and more accurate results can be produced [39]. The membership functions in the self-charging with FLC algorithm are shown in Fig. 4 and the rule-base is shown in Table 1.

## B. Self-charging with step size error cancellation

In order to address dynamic operation, an improvement to the self-charging algorithm is carried out by introducing step size error cancellation as shown below

$$e_{\text{new}} = e + \Delta e$$

$$e_{\text{new}} = \left[ \left( V_{\text{dc2}} \right)^2 - \left( V_{\text{dc1}} \right)^2 \right] + \Delta e$$
(15)

where  $e_{new}$  is the new voltage error, e is the voltage error as in (10) and  $\Delta e$  is the proposed step size error. Thus, the new charging current  $I_{dc}$  is

$$\therefore I_{\rm dc} = \frac{2C[[(V_{\rm dc2})^2 - (V_{\rm dc1})^2] + \Delta e]}{VT}$$
(16)

When the capacitor voltage is controlled at desired set point, the charging DC-link capacitor current Idc must be or almost

equals to zero. Rather than directly control the voltage error, step size error cancellation is added in the self-charging algorithm as shown in Fig. 5a. Its main function is to give flexibility for the algorithm to cancel any change of voltage error in terms of overshoot and undershoot. There will be no disturbance occurs directly since the self-charging with step size error cancellation algorithm provides alternative path to control the voltage error, rather than the self-charging with PI and FLC algorithms which directly control the voltage error. This modification contributes to fast response and improved performance. If any overshoot or undershoot happens to the voltage error, the improved self-charging will cancel all overshoot and undershoot and directly make them equal to zero. If overshoot happens, then  $\Delta e$  will be negative, and meanwhile, when undershoot happens,  $\Delta e$  will be positive; both to counter back the overshoot and undershoot of the voltage error.

The step size error will only give effect towards the equation if any overshoot or undershoot happens to the voltage error especially after the capacitor voltage reaches the desired voltage. To control  $\Delta e$ , FLC technique is chosen as its strong advantages over PI technique are clearly mentioned earlier. FLC is used to control the step size because the cancellation must be precise and accurate to obtain the desired results. Some modifications have been made to optimise the FLC technique, which involve fuzzification inputs and number of fuzzy rules. Existing self-charging with FLC algorithm uses E and CE as the main inputs for fuzzification, but for the self-charging with step size error cancellation, the fuzzification inputs are set to voltage error e(k) and previous voltage error e(k-1). Fig. 6 shows the membership functions of the FLC technique and Table 2 shows the rule-base; both for the self-charging with step size error cancellation. The mappings of the membership functions are created based on open-loop real data of the voltage error e.

## **V. SIMULATION RESULTS**

The proposed single-phase SAPF was connected to the test bed which consists of supply grid source and non-linear loads. Two types of non-linear loads were developed by using a diode H-bridge rectifier with 470  $\mu$ F capacitor and 50  $\Omega$ resistor (capacitive) connected in parallel as the first one, and meanwhile 160 mH inductor and 15  $\Omega$  resistor (inductive) connected in series for the second one. Simulation works were carried out under steady state and dynamic operations using the self-charging with step size error cancellation as the proposed DC-link capacitor voltage control. In addition, for comparison purpose, the self-charging with PI algorithm and the self-charging with FLC algorithm were used too. The sampling time for simulation was set to 150 us. Table 3 shows parameters and components for single-phase SAPF, and meanwhile, Table 4 provides the significant parameters with their setting values used in these three self-charging algorithms. The main important factors used to analyse performance for each DC-link capacitor voltage control algorithm are percentage of accuracy, overshoot, undershoot and response time. The percentage of accuracy PA is referred

to the ratio of the average output of DC-link capacitor voltage Vdc, average with the desired DC-link capacitor voltage Vdc, desired, as shown below

$$\therefore PA = \frac{V_{\rm dc,average}}{V_{\rm dc,desired}} \times 100$$
(17)

For performances in related to response time, overshoot and undershoot, dynamic operations through load change tests were done when the changes were performed from capacitive to inductive and from inductive to capacitive, respectively. Fig. 7 shows the simulation result of SAPF which covers source voltage Vs, load current IL, injection current Iinj and source current Is, for both inductive and capacitive loads. From Fig7, the source current Is is properly compensated and the harmonics are removed which resulting THDs of 2% for the inductive load and 3.13% for the capacitive load; both are below 5%, as to follow IEEE Standard 519-2014: IEEE Recommended Practices and Requirements for Harmonic Control in Electric Power Systems [1].

#### A. Steady-state operation

Performances of each DC-link capacitor voltage control algorithm for inductive and capacitive loads are shown in Figs. 8 and 9, respectively. All self-charging algorithms regulate the DC-link capacitor voltage well, but their percentages of accuracy are different. Among them, the proposed algorithm produces 100% accuracy of the regulated DC-link capacitor voltage for both non-linear loads. The self-charging with FLC algorithm meanwhile produces little bit higher regulated voltages with 0.1V(99.97% accuracy) and 0.2V(99.95% accuracy) above the desired voltage for inductive and capacitive loads, respectively.



Fig7.Simulation result of SAPF which covers source voltage Vs, load current  $I_L$ , injection current  $I_{inj}$  and source current  $I_s$ , for Inductive load, a) source voltage, b) source currents, c) load currents and d) filter injected currents.

Meanwhile, the self-charging with PI algorithm shows the worst regulated voltages by producing 0.3V (99.92% accuracy) and 0.5V(99.87% accuracy) above the desired voltage for inductive and capacitive loads, respectively. From the simulation in steady-state operation, all the self-charging algorithms perform with high accuracy of DC-link capacitor voltage; however, among them, the proposed self-charging algorithm shows the highest accuracy which is about 0.3–0.13% better than the existing self-charging algorithms.

#### **VII. CONCLUSION**

This paper has presented a new DC-link capacitor voltage control algorithm which introduces a new feature, known as step size error cancellation. It has been added to enhance the capability of the self-charging algorithm which would indirectly control the voltage error. Indirect control provides flexibility of controlling the voltage error; overcomes the previous algorithms which directly control the voltage error even though there is no such change to its value. As to verify performance of the proposed algorithm, evaluation under both steady state and dynamic operations has been carried out. Analysis in steady-state operation has widely been used before; thus, through additional analysis with dynamic operation which contributes to uniqueness of this work, more comprehensive results and findings have been obtained for further assessment. The proposed algorithm has successfully been demonstrated and comparative evaluation has been carried out with the established self-charging algorithms with PI or FLC in order to verify its better performance. The simulation work confirms that the proposed algorithm is able to achieve high accuracy in steady-state operation, and low overshoot with fast response time in dynamic operation. Significant different has been observed during dynamic operation where the proposed algorithm is able to control any effect from the changes between the non-linear loads.

## **VIII. REFERENCES**

[1] IEEE Standard 1159: 'IEEE Recommended Practice for Monitoring Electric Power Quality', Institute of Electrical and Electronics Engineers, New York, 2014

[2] Dugan, R.C., McGranaghan, M.F., Santoso, S., Beaty, H.W.: 'Electrical power systems quality' (McGraw-Hill, New York, 2003, 2nd edn.)

[3] Stones, J., Collinson, A.: 'Power quality', Power Eng. J., 2001, 15, (2), pp. 58–64

[4] Tey, L.H., Soand, P.L., Hu, Y.C.: 'Improvement of power quality using adaptive shunt filter', IEEE Trans. Power Deliv., 2005, 20, pp. 1558–1568.

[5] Yongtao, D., Wenjin, D.: 'Harmonic and reactive power compensation with artificial neural network technology'. Proc. 7th World Congress on Intelligent Control and Automation, 2008, pp. 9001–9006.

[6] Mikkili, S., Panda, A.K.: 'Types-1 and -2 fuzzy logic controllers-based shunt active filter Id–Iq control strategy with different fuzzy membership functions for power quality improvement using RTDS hardware', IET Power Electron., 2013, 6, (4), pp. 818–833.

## Single Phase Shunt Active Power Filter with Step Size Error Cancellation And Control Capacitor Voltage

[7] Zeng, F.P., Tan, G.H., Wang, J.Z., Ji, Y.C.: 'Novel singlephase five-level voltage-source inverter for the shunt active power filter', IET Power Electron., 2010, 3, (4), pp. 480–489 [8] Choi, W.H., Lam, C.S., Han, Y.D.: 'Analysis of DC-link voltage controls in three-phase four-wire hybrid active power filters', IEEE Trans. Power Electron., 2013, 28, (5), pp. 2180– 2191.

[9] Guo, X., Wang, D., Chen, R., Liu, S., Li, Y.: 'Active power filter DC bus voltage control based on fuzzy PI compound control'. World Automation Congress (WAC), 2012, pp. 1–4.